intel/compiler: don't compact 3-src instructions with Src1Type or Src2Type bits
We are now using these bits, so don't assert that they are not set. In gen8, if these bits are set compaction is not possible. On gen9 and CHV platforms set_3src_control_index() checks these bits (and others) against a table to validate if the particular bit combination is eligible for compaction or not. v2 - Add more detail in the commit message explaining the situation for SKL+ and CHV (Jason) Reviewed-by: Topi Pohjolainen <topi.pohjolainen@intel.com> Reviewed-by: Jason Ekstrand <jason@jlekstrand.net> Reviewed-by: Matt Turner <mattst88@gmail.com>
This commit is contained in:

committed by
Juan A. Suarez Romero

parent
120c970619
commit
ee049f6b71
@@ -928,8 +928,11 @@ has_3src_unmapped_bits(const struct gen_device_info *devinfo,
|
||||
assert(!brw_inst_bits(src, 127, 126) &&
|
||||
!brw_inst_bits(src, 105, 105) &&
|
||||
!brw_inst_bits(src, 84, 84) &&
|
||||
!brw_inst_bits(src, 36, 35) &&
|
||||
!brw_inst_bits(src, 7, 7));
|
||||
|
||||
/* Src1Type and Src2Type, used for mixed-precision floating point */
|
||||
if (brw_inst_bits(src, 36, 35))
|
||||
return true;
|
||||
}
|
||||
|
||||
return false;
|
||||
|
Reference in New Issue
Block a user